Part Number Hot Search : 
74AUP1G RD30HUF1 C74VHC1 24012 15444545 NT91214 40200 6717MN
Product Description
Full Text Search
 

To Download IDT72V3611 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 3.3 VOLT CMOS SyncFIFOTM 64 x 36
FEATURES:
* * * * * * *
IDT72V3611
* * * * * * * *
64 x 36 storage capacity Supports clock frequencies up to 67MHz Fast access times of 10ns Free-running CLKA and CLKB may be asynchronous or coincident (permits simultaneous reading and writing of data on a single clock edge) Synchronous data buffering from Port A to Port B Mailbox bypass register in each direction Programmable Almost-Full (AF) and Almost-Empty (AE) flags Microprocessor Interface Control Logic Full Flag (FF) and Almost-Full (AF) flags synchronized by CLKA Empty Flag (EF) and Almost-Empty (AE) flags synchronized by CLKB Passive parity checking on each Port Parity Generation can be selected for each Port
Available in 132-pin Plastic Quad Flatpack (PQF) or space-saving 120-pin Thin Quad Flatpack (PF) Industrial temperature range (-40C to +85C) is available Pin and functionally compatible version of the 5V operating IDT723611
DESCRIPTION:
The IDT72V3611 is a pin and functionally compatible version of the IDT723611, designed to run off a 3.3V supply for exceptionally low power consumption. This device is a monolithic, high-speed, low-power, CMOS Synchronous (clocked) FIFO memory which supports clock frequencies up to 67MHz and has read access times as fast as 10ns. The 64 x 36 dual-port FIFO buffers data from Port A to Port B. The FIFO operates in IDT Standard mode and has flags to indicate empty and full conditions, and two programmable flags, Almost-Full (AF) and Almost-Empty (AE), to indicate when a selected number of words is stored in memory. Communication between each port can take place
FUNCTIONAL BLOCK DIAGRAM
CLKA CSA W/RA ENA MBA Port-A Control Logic Parity Gen/Check MBF1 PEFB PGB
Parity Generation Output Register
RST ODD/ EVEN
Mail 1 Register
Input Register
Reset Logic
RAM ARRAY
64 x 36
36
36
A0 - A35
Write Pointer
Read Pointer
B0 - B35 EF AE
FF AF
FIFO
Status Flag Logic Programmable Flag Offset Registers
FS0 FS1
PGA PEFA MBF2 Parity Gen/Check
Mail 2 Register Port-B Control Logic
CLKB CSB W/RB ENB MBB
4657 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
MAY 2003
DSC-4657/1
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
DESCRIPTION (CONTINUED)
through two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Parity is checked passively on each port and may be ignored if not desired. Parity generation can be selected for data read from each port. Two or more devices may be used in parallel to create wider data paths. The IDT72V3611 is a synchronous (clocked) FIFO, meaning each port employs a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or
coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control. The Full Flag (FF) and Almost-Full (AF) flag of the FIFO are two-stage synchronized to the port clock that writes data into its array (CLKA). The Empty Flag (EF) and Almost-Empty (AE) flag of the FIFO are two-stage synchronized to the port clock that reads data from its array. The IDT72V3611 is characterized for operation from 0C to 70C. Industrial temperature range (-40C to +85C) is available by special order. This device is fabricated using IDT's high speed, submicron CMOS technology.
PIN CONFIGURATION
A24 A25 A26 VCC A27 A28 A29 GND A30 A31 A32 A33 A34 A35 GND B35 B34 B33 B32 B31 B30 GND B29 B28 B27 VCC B26 B25 B24 B23
A23 A22 A21 GND A20 A19 A18 A17 A16 A15 A14 A13 A12 A11 A10 GND A9 A8 A7 VCC A6 A5 A4 A3 GND A2 A1 A0 NC NC
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91
90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61
B22 B21 GND B20 B19 B18 B17 B16 B15 B14 B13 B12 B11 B10 GND B9 B8 B7 VCC B6 B5 B4 B3 GND B2 B1 B0 EF AE NC
AF FF CSA ENA CLKA W/RA VCC PGA PEFA MBF2 MBA FS1 FS0 ODD/EVEN RST GND NC NC NC NC MBB MBF1 PEFB PGB VCC W/RB CLKB ENB CSB NC
TQFP (PN120-1, order code: PF) TOP VIEW 2
NOTE: 1. NC = No internal connection
4657 drw 02
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
PIN CONFIGURATION (CONTINUED)
AF FF CSA ENA CLKA W/RA VCC PGA PEFA GND MBF2 MBA FS1 FS0 ODD/EVEN RST GND NC NC NC NC MBB MBF1 GND PEFB PGB VCC W/RB CLKB ENB CSB NC NC
GND NC NC A0 A1 A2 GND A3 A4 A5 A6 VCC A7 A8 A9 GND A10 A11 VCC A12 A13 A14 GND A15 A16 A17 A18 A19 A20 GND A21 A22 A23 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117
*
VCC A24 A25 A26 GND A27 A28 A29 VCC A30 A31 A32 GND A33 A34 A35 GND B35 B34 B33 GND B32 B31 B30 VCC B29 B28 B27 GND B26 B25 B24 VCC
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84
GND AE EF B0 B1 B2 GND B3 B4 B5 B6 VCC B7 B8 B9 GND B10 B11 VCC B12 B13 B14 GND B15 B16 B17 B18 B19 B20 GND B21 B22 B23
4657 drw 03
NOTE: 1. NC = No internal connection
PQFP (PQ132-1, order code: PQF) TOP VIEW
*Electrical pin 1 in center of beveled edge. Pin 1 identifier in corner.
3
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION
Symbol A0-A35 AE AF B0-B35 CLKA Name Port-A Data Almost-Empty Flag Almost-Full Flag Port-B Data. Port-A Clock I/O I/O O O I/O I Description 36-bit bidirectional data port for side A. Programmable Almost-Empty flag synchronized to CLKB. It is LOW when the number of words in the FIFO is less than or equal to the value in the offset register, X. Programmable Almost-Full flag synchronized to CLKA. It is LOW when the number of empty locations in the FIFO is less than or equal to the value in the Offset register, X. 36-bit bidirectional data port for side B. CLKA is a continuous clock that synchronizes all data transfers through port-A and can be asynchronous or coincident to CLKB. FF and AF are synchronized to the LOW-to-HIGH transition of CLKA. CLKB is a continuous clock that synchronizes all data transfers through port-B and can be asynchronous or coincident to CLKA. EF and AE are synchronized to the LOW-to-HIGH transition of CLKB. CSA must be LOW to enable a LOW-to-HIGH transition of CLKA to read or write data on port-A. The A0-A35 outputs are in the high-impedance state when CSA is HIGH. CSB must be LOW to enable a LOW-to-HIGH transition of CLKB to read or write data on port-B. The B0-B35 outputs are in the high-impedance state when CSB is HIGH. EF is synchronized to the LOW-to-HIGH transition of CLKB. When EF is LOW, the FIFO is empty, and reads from its memory are disabled. Data can be read from the FIFO to its output register when EF is HIGH. EF is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKB after data is loaded into empty FIFO memory. ENA must be HIGH to enable a LOW-to-HIGH transition of CLKA to read or write data on port-A. ENB must be HIGH to enable a LOW-to-HIGH transition of CLKB to read or write data on port-B. FF is synchronized to the LOW-to-HIGH transition of CLKA. When FF is LOW, the FIFO is full, and writes to its memory are disabled. FF is forced LOW when the device is reset and is set HIGH by the second LOW-to-HIGH transition of CLKA after reset. The LOW-to-HIGH transition of RST latches the values of FS0 and FS1, which loads one of four preset values into the Almost-Full and Almost-Empty Offset register (X). A HIGH level on MBA chooses a mailbox register for a port-A read or write operation. A HIGH level on MBB chooses a mailbox register for a port-B read or write operation. When the B0-B35 outputs are active, a HIGH level on MBB selects data from the mail1 register for output, and a LOW level selects the FIFO output register data for output. MBF1 is set LOW by a LOW-to-HIGH transition of CLKA that writes data to the mail1 register. Writes to the mail1 register are inhibited while MBF1 is set LOW. MBF1 is set HIGH by a LOW-to-HIGH transition of CLKB when a port-B read is selected and MBB is HIGH. MBF1 is set HIGH when the device is reset. MBF2 is set LOW by a LOW-to-HIGH transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while MBF2 is LOW. MBF2 is set HIGH by a LOW-to-HIGH transition of CLKA when a port-A read is selected and MBA is HIGH. MBF2 is set HIGH when the device is reset.
CLKB
Port-B Clock
I
CSA CSB EF
Port-A Chip Select Port-B Chip Select Empty Flag
I I O
ENA ENB FF
Port-A Enable Port-B Enable Full Flag
I I O
FS1, FS0 MBA MBB
Flag-Offset Selects Port-A Mailbox Select Port-B Mailbox Select
I I I
MBF1
Mail1 Register Flag
O
MBF2
Mail2 Register Flag
O
ODD/ EVEN PEFA
Odd/Even Parity Select Port-A Parity Error Flag
Odd parity is checked on each port when ODD/EVEN is HIGH, and even parity is checked when ODD/EVEN is LOW. ODD/EVEN also selects the type of parity generated for each port if parity generation is enabled for a read operation. O When any byte applied to terminals A0-A35 fails parity, PEFA is LOW. Bytes are organized as [Port A) A0-A8, A9-A17, A18-A26, and A27-A35, with the most significant bit of each byte serving as the parity bit. The type of parity checked is determined by the state of the ODD/EVEN input. The parity trees used to check the A0-A35 inputs are shared by the mail2 register to generate parity if parity generation is selected by PGA. Therefore, if a mail2 read with parity generation is setup by having CSA LOW, ENA HIGH, W/RA LOW, MBA HIGH, and PGA HIGH, the PEFA flag is forced HIGH regardless of the state of A0-A35 inputs.
I
4
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION (CONTINUED)
Symbol PEFB Name Port-B Parity Error Flag I/O O (Port B) Description When any byte applied to terminals B0-B35 fails parity, PEFB is LOW. Bytes are organized as B0-B8, B9-B17, B18-B26, B27-B35, with the most significant bit of each byte serving as the parity bit. The type of parity checked is determined by the state of the ODD/EVEN input. The parity trees used to check the B0-B35 inputs are shared by the mail1 register to generate parity if parity generation is selected by PGB. Therefore, if a mail1 read with parity generation is setup by having CSB LOW, ENB HIGH, W/RB LOW, MBB HIGH, and PGB HIGH, the PEFB flag is forced HIGH regardless of the state of the B0-B35 inputs Parity is generated for mail2 register reads from port A when PGA is HIGH. The type of parity generated is selected by the state of the ODD/EVEN input. Bytes are organized as A0-A8, A9-A17, A18-A26, and A27-A35. The generated parity bits are output in the most significant bit of each byte. Parity is generated for data reads from port B when PGB is HIGH. The type of parity generated is selected by the state of the ODD/EVEN input. Bytes are organized as B0-B8, B9-B17, B18-B26, and B27-B35. The generated parity bits are output in the most significant bit of each byte. To reset the device, four LOW-to-HIGH transitions of CLKA and four LOW-to-HIGH transitions of CLKB must occur while RST is LOW. This sets the AF, MBF1, and MBF2 flags HIGH and the EF, AE, and FF flags LOW. The LOW-to-HIGH transition of RST latches the status of the FS1 and FS0 inputs to select Almost-Full and Almost-Empty flag offset. A HIGH selects a write operation and a LOW selects a read operation on port A for a LOW-to-HIGH transition of CLKA. The A0-A35 outputs are in the high-impedance state when W/RA is HIGH. A HIGH selects a write operation and a LOW selects a read operation on port B for a LOW-to-HIGH transition of CLKB. The B0-B35 outputs are in the high-impedance state when W/RB is HIGH.
PGA
Port-A Parity Generation
I
PGB
Port-B Parity Generation
I
RST
Reset
I
W/RA
Port-A Write/Read Select Port-B Write/Read Select
I
W/RB
I
5
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)(1)
Symbol VCC VI(2) VO(2) IIK IOK IOUT ICC TSTG Supply Voltage Range Input Voltage Range Output Voltage Range Input Clamp Current, (VI < 0 or VI > VCC) Output Clamp Current, (VO = < 0 or VO > VCC) Continuous Output Current, (VO = 0 to VCC) Continuous Current Through VCC or GND Storage Temperature Range Rating Commercial -0.5 to +4.6 -0.5 to VCC+0.5 -0.5 to VCC+0.5 20 50 50 500 -65 to 150 Unit V V V mA mA mA mA C
NOTES: 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded provided the input and output current ratings are observed.
RECOMMENDED OPERATING CONDITIONS
Symbol VCC VIH VIL IOH IOL TA Parameter Supply Voltage High-Level Input Voltage Low-Level Input Voltage High-Level Output Current Low-Level Output Current Operating Free-Air Temperature Min. 3.0 2 -- -- -- 0 Typ. 3.3 -- -- -- -- -- Max. 3.6 VCC+0.5 0.8 -4 8 70 Unit V V V mA mA
C
ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)
IDT72V3611 Commercial tCLK = 15, 20 ns Symbol VOH VOL ILI ILO ICC
(2)
Parameter Output Logic "1" Voltage Output Logic "0" Voltage Input Leakage Current (Any Input) Output Leakage Current Standby Current Input Capacitance Output Capacitance VCC = 3.0V, VCC = 3.0V, VCC = 3.6V, VCC = 3.6V, VCC = 3.6V, VI = 0, VO = 0,
Test Conditions IOH = -4 mA IOL = 8 mA VI = VCC or 0 VO = VCC or 0 VI = VCC - 0.2V or 0 f = 1 MHz f = 1 MHZ
Min. 2.4 -- -- -- -- -- --
Typ.(1) -- -- -- -- -- 4 8
Max. -- 0.5 5 5 500 -- --
Unit V V A A A pF pF
CIN COUT
NOTES: 1. All typical values are at VCC = 3.3V, TA = 25C. 2. For additional ICC information, see Figure 1, Typical Characteristics: Supply Current (ICC) vs. Clock Frequency (fS).
6
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
DETERMINING ACTIVE CURRENT CONSUMPTION AND POWER DISSIPATION The ICC(f) data for the graph was taken while simultaneously reading and writing the FIFO on the IDT72V3611 with CLKA and CLKB operating at frequency fS. All data inputs and data outputs change state during each clock cycle to consume the highest supply current. Data outputs were disconnected to normalize the graph to a zero-capacitance load. Once the capacitance load per data-output channel is known, the power dissipation can be calculated with the equation below. CALCULATING POWER DISSIPATION With ICC(f) taken from Figure 1, the maximum power dissipation (PT) of the IDT72V3611 may be calculated by: PT = VCC x ICC(f) + (CL x (VOH - VOL)2 x fO)
N
where: N CL fO VOH VOL
= = = = =
number of outputs = 36 output capacitance load switching frequency of an output output high-level voltage output low-level voltage
When no read or writes are occurring on this device, the power dissipated by a single clock (CLKA or CLKB) input running at frequency fS is calculated by: PT = VCC x fS x 0.025 mA/MHz
150 fdata = 1/2 fS 125 TA = 25 C CL = 0 pF VCC = 3.3V 100 VCC = 3.0V 75 VCC = 3.6V
ICC(f)
Supply Current
mA
50 25 0 0
10
20
30
40
50
60
70
4657 drw 04
fS Clock Frequency MHz
Figure 1. Typical Characteristics: Supply Current (ICC) vs. Clock Frequency (fS)
7
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
TIMING REQUIREMENTS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURES
Symbol fS tCLK tCLKH tCLKL tDS tENS1 tENS2 tENS3 tPGS tRSTS tFSS tDH tENH1 tENH2 tENH3 tPGH tRSTH tFSH tSKEW1(3) tSKEW2(3,4) Parameter Clock Frequency, CLKA or CLKB Clock Cycle Time, CLKA or CLKB Pulse Duration, CLKA or CLKB HIGH Pulse Duration, CLKA or CLKB LOW Setup Time, A0-A35 before CLKA and B0-B35 before CLKB CSA, W/RA, before CLKA; CSB, W/RB before CLKB ENA before CLKA; ENB before CLKB MBA before CLKA; ENB before CLKB Setup Time, ODD/EVEN and PGB before CLKB Setup Time, RST LOW before CLKA or CLKB Setup Time, FS0 and FS1 before RST HIGH Hold Time, A0-A35 after CLKA and B0-B35 after CLKB CSA, W/RA after CLKA; CSB, W/RB after CLKB ENA after CLKA; ENB after CLKB MBA after CLKA; MBB after CLKB Hold Time, ODD/EVEN and PGB after CLKB Hold Time, FS0 and FS1 after RST HIGH Skew Time, between CLKA and CLKB for EF, FF Skew Time, between CLKA and CLKB for AE, AF
(1) (1) (2)
IDT72V3611L15 Min. Max. - 15 6 6 4 6 4 4 4 5 5 1 1 1 1 0 6 4 8 14 - - - - - 66.7 - - - - - - - - - - - -
IDT72V3611L20 Min. Max. - 20 8 8 5 6 5 5 5 6 6 1 1 1 1 0 6 4 8 16 - - - - - 50 - - - - - - - - - - - -
Unit Mhz Mhz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
Hold Time, RST LOW after CLKA or CLKB(2)
NOTES: 1. Only applies for a rising edge of CLKB that does a FIFO read. 2. Requirement to count the clock edge as one of at least four needed to reset a FIFO. 3. Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle. 4. Design simulated, not tested.
8
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, CL = 30 pF
Symbol fS tA tWFF tREF tPAE tPAF tPMF tPMR tMDV tPDPE tPOPE tPOPB(3) tPEPE Parameter Clock Frequency, CLKA or CLKB Access Time, CLKB to B0-B35 Propagation Delay Time, CLKA to FF Propagation Delay Time, CLKB to EF Propagation Delay Time, CLKB to AE Propagation Delay Time, CLKA to AF Propagation Delay Time, CLKA to MBF1 LOW or MBF2 HIGH and CLKB to MBF2 LOW or MBF1 HIGH Propagation Delay Time, CLKA to B0-B35(1) and CLKB to A0-A35(2) Propagation Delay Time, MBB to B0-B35 Valid Propagation Delay Time, A0-A35 Valid to PEFA Valid; B0-B35 Valid to PEFB Valid Propagation Delay Time, ODD/EVEN to PEFA and PEFB Propagation Delay Time, ODD/EVEN to Parity Bits (A8, A17, A26, A35) and (B8, B17, B26, B35) Propagation Delay Time, CSA, ENA, W/RA, MBA, or PGA to PEFA; CSB, ENB, W/RB, MBB, or PGB to PEFB Propagation Delay Time, CSA, ENA W/RA, MBA, or PGA to Parity Bits (A8, A17, A26, A35); CSB, ENB, W/RB, MBB, or PGB to Parity Bits (B8, B17, B26, B35) Propagation Delay Time, RST to AE LOW and (AF, MBF1, MBF2) HIGH Enable Time, CSA and W/RA LOW to A0-A35 Active and CSB LOW and W/RB HIGH to B0-B35 Active Disable Time, CSA or W/RA HIGH to A0-A35 at high impedance and CSB HIGH or W/RB LOW to B0-B35 at high impedance IDT72V3611L15 Min. Max. - 2 2 2 2 2 1 2 1 2 2 2 1 66.7 10 10 10 10 10 9 10 10 10 10 10 10 IDT72V3611L20 Min. Max. - 2 2 2 2 2 1 3 1 2 2 2 1 50 12 12 12 12 12 12 12 11.5 11 12 12 12 Unit MHz ns ns ns ns ns ns ns ns ns ns ns ns
tPEPB(3)
2
10
2
12
ns
tRSF tEN tDIS
1 2 1
15 10 9
1 2 1
20 12 10
ns ns ns
NOTES: 1. Writing data to the mail1 register when the B0-B35 outputs are active and MBB is HIGH. 2. Writing data to the mail2 register when the A0-A35 outputs are active and MBA is HIGH. 3. Only applies when reading data from a mail register.
9
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
SIGNAL DESCRIPTION
RESET ( RST ) The IDT72V3611 is reset by taking the Reset (RST) input LOW for at least four port-A clock (CLKA) and four port B clock (CLKB) LOW-to-HIGH transitions. The reset input can switch asynchronously to the clocks. A device reset initializes the internal read and write pointers of the FIFO and forces the Full Flag (FF) LOW, the Empty Flag (EF) LOW, the Almost-Empty flag (AE) LOW, and the Almost-Full flag (AF) HIGH. A reset also forces the Mailbox Flags (MBF1, MBF2) HIGH. After a reset, FF is set HIGH after two LOW-to-HIGH transitions of CLKA. The device must be reset after power up before data is written to its memory. A LOW-to-HIGH transition on the RST input loads the Almost-Full and Almost-Empty Offset register (X) with the value selected by the Flag Select
(FS0, FS1) inputs. The values that can be loaded into the register are shown in Table 1. For the relevant Reset timing and preset value loading timing diagram, see Figure 2. The relevant Write timing diagram for Port A can be found in Figure 3. FIFO WRITE/READ OPERATION The state of the port-A data (A0-A35) outputs is controlled by the portA Chip Select (CSA) and the port-A Write/Read select (W/RA). The A0-A35 outputs are in the high-impedance state when either CSA or W/RA is HIGH. The A0-A35 outputs are active when both CSA and W/RA are LOW. Data is loaded into the FIFO from the A0-A35 inputs on a LOW-to-HIGH transition of CLKA when CSA is LOW, W/RA is HIGH, ENA is HIGH, MBA is LOW, and FF is HIGH (see Table 2). The port-B control signals are identical to those of port A. The state of the port-B data (B0-B35) outputs is controlled by the port-B Chip Select (CSB) and the port-B Write/Read select (W/RB). The B0-B35 outputs are in the high-impedance state when either CSB or W/RB is HIGH. The B0-B35 outputs are active when both CSB and W/RB are LOW. Data is read from the FIFO to the B0-B35 outputs by a LOW-to-HIGH transition of CLKB when CSB is LOW, W/RB is LOW, ENB is HIGH, MBB is LOW, and EF is HIGH (see Table 3). The relevant Read timing diagram for Port B can be found in Figure 4. The setup and hold-time constraints to the port clocks for the port Chip Selects (CSA, CSB) and Write/Read selects (W/RA, W/RB) are only for enabling write and read operations and are not related to HIGH-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port's Chip Select and Write/Read select can change states during the setup and hold-time window of the cycle.
TABLE 1 - FLAG PROGRAMMING
Almost-Full and Almost-Empty Flag Offset Register (X) 16 12 8 4 FS1 H H L L FS0 H L H L RST
TABLE 2 - PORT-A ENABLE FUNCTION TABLE
CSA H L L L L L L L W/RA X H H H L L L L ENA X L H H L H L H MBA X X L H L L H H CLKA X X X X Data A (A0-A35) I/O Input Input Input Input Output Output Output Output Port Functions None None FIFO Write Mail1 Write None None None Mail2 Read (set MBF2 HIGH)
TABLE 3 - PORT-B ENABLE FUNCTION TABLE
CSB H L L L L L L L W/RB X H H H L L L L ENB X L H H L H L H MBB X X L H L L H H CLKB X X X X Data B (B0-B35) I/O Input Input Input Input Output Output Output Output Port Functions None None None Mail2 Write None FIFO Read None Mail1 Read (set MBF1 HIGH)
10
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
SYNCHRONIZED FIFO FLAGS Each FIFO flag is synchronized to its port clock through two flip-flop stages. This is done to improve the flags' reliability by reducing the probability of metastable events on their outputs when CLKA and CLKB operate asynchronously to one another. FF and AF are synchronized to CLKA. EF and AE are synchronized to CLKB. Table 4 shows the relationship to the flags to the FIFO. EMPTY FLAG ( EF ) The FIFO Empty Flag is synchronized to the port clock that reads data from its array (CLKB). When the EF is HIGH, new data can be read to the FIFO output register. When the EF is LOW, the FIFO is empty and attempted FIFO reads are ignored. The FIFO read pointer is incremented each time a new word is clocked to its output register. The state machine that controls an EF monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is empty, empty+1, or empty+2. A word written to the FIFO can be read to the FIFO output register in a minimum of three port-B clock (CLKB) cycles. Therefore, an EF is LOW if a word in memory is the next data to be sent to the FIFO output register and two CLKB cycles have not elapsed since the time the word was written. The EF of the FIFO is set HIGH by the second LOW-to-HIGH transition of CLKB, and the new data word can be read to the FIFO output register in the following cycle. A LOW-to-HIGH transition on CLKB begins the first synchronized cycle of a write if the clock transition occurs at time tSKEW1 or greater after the write. Otherwise, the subsequent CLKB cycle can be the first synchronization cycle (see Figure 5). FULL FLAG ( FF ) The FIFO Full Flag is synchronized to the port clock that writes data to its array (CLKA). When the FF is HIGH, a FIFO memory location is free to receive new data. No memory locations are free when the FF is LOW and attempted writes to the FIFO are ignored. Each time a word is written to the FIFO, its write pointer is incremented. The state machine that controls the FF monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is full, full-1, or full-2. From the time a word is read from the FIFO, its previous memory location is ready to be written in a minimum of three port-A clock cycles. Therefore, a FF is LOW if less than two CLKA cycles have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on CLKA after the read sets the FF HIGH and data can be written in the following clock cycle.
A LOW-to-HIGH transition on CLKA begins the first synchronization cycle of a read if the clock transition occurs at time tSKEW1 or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figure 6). ALMOST-EMPTY FLAG ( AE ) The FIFO Almost-Empty flag is synchronized to the port clock that reads data from its array (CLKB). The state machine that controls the AE flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost-empty, almost-empty+1, or almost-empty+2. The almost-empty state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see the Reset section). The AE flag is LOW when the FIFO contains X or less words in memory and is HIGH when the FIFO contains (X+1) or more words. Two LOW-to-HIGH transitions on the port-B clock (CLKB) are required after a FIFO write for the AE flag to reflect the new level of fill. Therefore, the AE flag of a FIFO containing (X+1) or more words remains LOW if two CLKB cycles have not elapsed since the write that filled the memory to the (X+1) level. The AE flag is set HIGH by the second CLKB LOW-to-HIGH transition after the FIFO write that fills memory to the (X+1) level. A LOW-to-HIGH transition on CLKB begins the first synchronization cycle if it occurs at time tSKEW2 or greater after the write that fills the FIFO to (X+1) words. Otherwise, the subsequent CLKB cycle can be the first synchronization cycle (see Figure 7). ALMOST-FULL FLAG ( AF ) The FIFO Almost-Full flag is synchronized to the port clock that writes data to its array (CLKA). The state machine that controls an AF flag monitors a write pointer and read pointer comparator that indicates when the FIFO memory status is almost-full, almost- full-1, or almost-full-2. The almost-full state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see the Reset section). The AF flag is LOW when the FIFO contains (64-X) or more words in memory and is HIGH when the FIFO contains [64-(X+1)] or less words. Two LOW-to-HIGH transitions on the port-A clock (CLKA) are required after a FIFO read for the AF flag to reflect the new level of fill. Therefore, the AF flag of a FIFO containing [64-(X+1)] or less words remains LOW if two CLKA cycles have not elapsed since the read that reduced the number of words in memory to [64-(X+1)]. The AF flag is set HIGH by the second CLKA LOW-toHIGH transition after the FIFO read that reduces the number of words in memory to [64-(X+1)]. A LOW-to-HIGH transition on CLKA begins the first synchronization cycle if it occurs at time tSKEW2 or greater after the read that reduces the number of words in memory to [64-(X+1)]. Otherwise, the subsequent CLKA cycle can be the first synchronization cycle (see Figure 8). MAILBOX REGISTERS Two 36-bit bypass registers are on the IDT72V3611 to pass command and control information between port A and port B. The Mailbox select (MBA, MBB) inputs choose between a mail register and a FIFO for a port data transfer operation. A LOW-to-HIGH transition on CLKA writes A0-A35 data to the mail1 register when port-A write is selected by CSA, W/RA, and ENA with MBA HIGH. A LOW-to-HIGH transition on CLKB writes B0-B35 data to the mail2 register when port-B write is selected by CSB, W/RB, and ENB with MBB HIGH. Writing data to a mail register sets its corresponding flag (MBF1 or MBF2) LOW. Attempted writes to a mail register are ignored while its mail flag is LOW. When the port-B data (B0-B35) outputs are active, the data on the bus comes from the FIFO output register when the port-B Mailbox select (MBB) input is LOW and from the mail1 register when MBB is HIGH. Mail2 data is always
11
TABLE 4 - FIFO FLAG OPERATION
Synchronized Number of Words in the FIFO 0 1 to X (X+1) to [64-(X+1)] (64-X) to 63 64 L H H H H to CLKB EF AE L L H H H Synchronized to CLKA AF H H H L L FF H H H H L
NOTE: 1. X is the value in the Almost-Empty flag and Almost-Full flag register.
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
present on the port-A data (A0-A35) outputs when they are active. The Mail1 Register Flag (MBF1) is set HIGH by a LOW-to-HIGH transition on CLKB when a port-B read is selected by CSB, W/RB, and ENB with MBB HIGH. The Mail2 Register Flag (MBF2) is set HIGH by a LOW-to-HIGH transition on CLKA when a port-A read is selected by CSA, W/RA, and ENA with MBA HIGH. The data in a mail register remains intact after it is read and changes only when new data is written to the register. For relevant mail register and mail register flag timing diagrams, see Figure 9 and Figure 10. PARITY CHECKING The port-A (A0-A35) inputs and port-B (B0-B35) inputs each have four parity trees to check the parity of incoming (or outgoing) data. A parity failure on one or more bytes of the input bus is reported by a LOW level on the port Parity Error Flag (PEFA, PEFB). Odd or even parity checking can be selected, and the Parity Error Flags can be ignored if this feature is not desired. Parity status is checked on each input bus according to the level of the Odd/ Even parity (ODD/EVEN) select input. A parity error on one or more bytes of a port is reported by a LOW level on the corresponding port Parity Error Flag (PEFA, PEFB) output. Port-A bytes are arranged as A0-A8, A9-A17, A18A26, and A27-A35, and port-B bytes are arranged as B0-B8, B9-B17, B18B26, and B27-B35. When Odd/Even parity is selected, a port Parity Error Flag (PEFA, PEFB) is LOW if any byte on the port has an odd/even number of LOW levels applied to its bits. The four parity trees used to check the A0-A35 inputs are shared by the mail2 register when parity generation is selected for port-A reads (PGA=HIGH). When port-A read from the mail2 register with parity generation is selected with CSA LOW, ENA HIGH, W/RA LOW, MBA HIGH, and PGA HIGH, the port-A Parity Error Flag (PEFA) is held HIGH regardless of the levels applied to the A0-A35 inputs. Likewise, the parity trees used to check the B0B35 inputs are shared by the mail1 register when parity generation is selected for port-B reads (PGB=HIGH). When a port-B read from the mail1 register with parity generation is selected with CSB LOW, ENB HIGH, W/RB LOW, MBB
HIGH, and PGB HIGH, the port-B Parity Error Flag (PEFB) is held HIGH regardless of the levels applied to the B0-B35 inputs. PARITY GENERATION A HIGH level on the port-A Parity Generate select (PGA) or port-B Parity Generate select (PGB) enables the IDT72V3611 to generate parity bits for port reads from a FIFO or mailbox register. Port-A bytes are arranged as A0A8, A9-A17, A18-A26, and A27-A35, with the most significant bit of each byte used as the parity bit. Port-B bytes are arranged as B0-B8, B9-B17, B18-B26, and B27-B35, with the most significant bit of each byte used as the parity bit. A write to a FIFO or mail register stores the levels applied to all thirty-six inputs regardless of the state of the Parity Generate select (PGA, PGB) inputs. When data is read from a port with parity generation selected, the lower eight bits of each byte are used to generate a parity bit according to the level on the ODD/ EVEN select. The generated parity bits are substituted for the levels originally written to the most significant bits of each byte as the word is read to the data outputs. Parity bits for FIFO data are generated after the data is read from the FIFO RAM and before the data is written to the output register. Therefore, the portB Parity Generate select (PGB) and ODD/EVEN have setup and hold time constraints to the port-B clock (CLKB) for a rising edge of CLKB used to read a new word to the FIFO output register. The circuit used to generate parity for the mail1 data is shared by the portB bus (B0-B35) to check parity and the circuit used to generate parity for the mail2 data is shared by the port-A bus (A0-A35) to check parity. The shared parity trees of a port are used to generate parity bits for the data in a mail register when the port Write/Read select (W/RA, W/RB) input is LOW, the port Mail select (MBA, MBB) input is HIGH, Chip Select (CSA, CSB) is LOW, Enable (ENA, ENB) is HIGH, and the port Parity Generate select (PGA, PGB) is HIGH. Generating parity for mail register data does not change the contents of the register (see Figure 13 and Figure 14).
12
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
CLKA tRSTH CLKB tRSTS RST FS1,FS0 tWFF FF tREF EF tPAE AE tPAF AF MBF1, MBF2 tRSF
4657 drw 05
tFSS
tFSH
0,1 tWFF
Figure 2. Device Reset and Loading the X Register with the Value of Eight
tCLK tCLKH CLKA FF CSA HIGH
tCLKL
tENS1 tENS1
tENH1 tENH1
W/RA tENS3 MBA tENS2 ENA tDS A0 - A35 ODD/ EVEN PEFA W1 tDH W2 No Operation tENH2 tENS2 tENH2 tENS2 tENH2 tENH3
tPDPE Valid
tPDPE Valid
4657 drw 06
Figure 3. FIFO Write Cycle Timing
13
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
tCLKH CLKB EF HIGH CSB W/RB tENS2 MBB tENH2 ENB tMDV tEN B0 - B35 PGB, ODD/ EVEN tA Previous Data tPGH tPGS tA Word 1 tPGS tPGH tENS2 tENH2 tCLK tCLKL
COMMERCIAL TEMPERATURE RANGE
tENS2 No Operation Word 2
tENH2
tDIS
4657 drw 07
Figure 4. FIFO Read Cycle Timing
tCLK tCLKH tCLKL CLKA CSA WRA MBA tENS2 ENA FFA A0 - A35 HIGH tDS W1 tSKEW1(1) CLKB EF CSB W/RB MBB ENB tA B0 - B35 W1
4657 drw 08
LOW HIGH tENS3
tENH3 tENH2
tDH tCLK tCLKH tCLKL 1
2 tREF tREF
Empty FIFO LOW LOW LOW tENS2 tENH2
NOTE: 1. tSKEW1 is the minimum time between a rising CLKA edge and a rising CLKB edge for EF to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tSKEW1, then the transition of EF HIGH may occur one CLKB cycle later than shown.
Figure 5. EF Flag Timing and First Data Read when the FIFO is Empty
14
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
tCLKH CLKB CSB W/RB MBB ENB EFB B0 -B35 HIGH LOW LOW LOW
tCLK
tCLKL
tENS2
tENH2
tA
Next Word From FIFO
Previous Word in FIFO Output Register
tSKEW1(1) CLKA FF CSA LOW WRA MBA HIGH
tCLKH 1
tCLK
tCLKL 2 tWFF tWFF
FIFO Full
tENS3 tENS2
tENH3 tENH2 tDH
To FIFO
4657 drw 09
ENA tDS A0 - A35
NOTE: 1. tSKEW1 is the minimum time between a rising CLKB edge and a rising CLKA edge for FF to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tSKEW1, then the transition of FF HIGH may occur one CLKA cycle later than shown.
Figure 6. FF Flag Timing and First Available Write when the FIFO is Full
CLKA tENS2 ENA
tENH2
tSKEW2(1) CLKB AE ENB
4657 drw 10
1
X Word in FIFO
2 tPAE
(X+1) Words in FIFO
tPAE tENS2 tENH2
NOTES: 1. tSKEW2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AE to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tSKEW2, then AE may transition HIGH one CLKB cycle later than shown. 2. FIFO write (CSA = L, W/RA = H, MBA = L), FIFO read (CSB = L, W/RB = L, MBB = L).
Figure 7. Timing for AE when the FIFO is Almost-Empty
15
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
tSKEW2(1) CLKA tENS2 ENA tPAF AF CLKB tENS2 ENB
4657 drw 11
1 tENH2
2
tPAF
(64-X) Words in FIFO
[64-(X+1)] Words in FIFO
tENH2
NOTES: 1. tSKEW2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AF to transition HIGH in the next CLKA cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tSKEW2, then AF may transition HIGH one CLKA cycle later than shown. 2. FIFO write (CSA = L, W/RA = H, MBA = L), FIFO read (CSB = L, W/RB = L, MBB = L).
Figure 8. Timing for AF when the FIFO is Almost-Full
CLKA tENS1 CSA W/RA tENS1 MBA tENS1 ENA A0 - A35 CLKB tPMF MBF1 CSB W/RB MBB tENS2 ENB tEN B0 - B35
NOTE: 1. Port-B parity generation off (PGB = L)
tENH1 tENH1 tENH1 tENH1 tDS W1 tDH
tENS1
tPMF
tENH2
tMDV FIFO Output Register
tPMR
tDIS W1 (Remains valid in Mail1 Register after read)
4657 drw 12
Figure 9. Timing for Mail1 Register and MBF1 Flag
16
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
CLKB tENS1 CSB W/RB tENS1 MBB tENS1 ENB B0 - B35 CLKA tPMF MBF2 CSA W/RA MBA tENS2 ENA tEN A0 - A35
NOTE: 1. Port-A parity generation off (PGA = L)
tENH1 tENH1 tENH1 tENH1 tDS W1 tDH
tENS1
tPMF
tENH2
tPMR
tDIS W1 (Remains valid in Mail2 Register after read)
4657 drw 13
Figure 10. Timing for Mail2 Register and MBF2 Flag
ODD/ EVEN W/RA MBA PGA tPOPE PEFA
NOTE: 1. CSA = L and ENA = H.
tPOPE Valid Valid
tPEPE
tPEPE Valid
4657 drw 14
Valid
Figure 11. ODD/EVEN, W/RA, MBA, and PGA to PEFA Timing
ODD/ EVEN W/RB MBB PGB tPOPE PEFB
NOTE: 1. CSB = L and ENB = H.
tPOPE Valid Valid
tPEPE
tPEPE Valid
4657 drw 15
Valid
Figure 12. ODD/EVEN, W/RB, MBB, and PGB to PEFB Timing
17
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
ODD/ EVEN CSA LOW
W/RA MBA PGA tEN A8, A17, A26, A35
NOTE: 1. ENA = H.
tPEPB Mail2 Data
tPOPB Generated Parity
tPEPB Generated Parity
Mail2 Data
4657 drw 16
Figure 13. Parity Generation Timing when reading from the Mail2 Register
ODD/ EVEN CSB LOW
W/RB MBB PGB tEN B8, B17, B26, B35
tPEPB tMDV Mail1 Data
tPOPB Generated Parity
tPEPB Generated Parity
Mail1 Data
4657 drw 17
NOTE: 1. ENB = H.
Figure 14. Parity Generation Timing when reading from the Mail1 Register
18
IDT72V3611 3.3V, CMOS SyncFIFOTM 64 x 36
COMMERCIAL TEMPERATURE RANGE
PARAMETER MEASUREMENT INFORMATION
3.3V 330 From Output Under Test 510 30 pF
(1)
PROPAGATION DELAY LOAD CIRCUIT 3V Timing Input tS Data, Enable Input 1.5 V VOLTAGE WAVEFORMS SETUP AND HOLD TIMES Output Enable tPLZ Low-Level Output tPZH High-Level Output 1.5 V 3V 1.5 V 1.5 V tPZL 1.5 V VOL VOH tPHZ VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES OV VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES In-Phase Output GND 3V Input 3V 1.5 V tPD 1.5 V 1.5 V GND tPD VOH 1.5 V VOL 1.5 V GND th 3V 1.5 V GND Low-Level Input 1.5 V VOLTAGE WAVEFORMS PULSE DURATIONS High-Level Input 1.5 V tW 3V 1.5 V GND 1.5 V GND 3V
4657 drw 18
NOTE: 1. Includes probe and jig capacitance.
Figure 15. Load Circuit and Voltage Waveforms
19
ORDERING INFORMATION
IDT XXXXXX Device Type X Power XX Speed X Package X Process/ Temperature Range BLANK PF PQF 15 20 L 72V3611
NOTE: 1. Industrial temperature range is available by special order.
Commercial (0C to +70C) Thin Quad Flat Pack (TQFP, PN120-1) Plastic Quad Flat Pack (PQFP, PQ132-1) Commercial Only Low Power 64 x 36 3.3V SyncFIFO
4657 drw 19
Clock Cycle Time (tCLK) Speed in Nanoseconds
DATASHEET DOCUMENT HISTORY
07/10/2000 05/27/2003 pg. 1 pg. 6. CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com
20
for Tech Support: 408-330-1753 email: FIFOhelp@idt.com


▲Up To Search▲   

 
Price & Availability of IDT72V3611

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X